# INSTRUCTION-LEVEL PARALLELISM & SUPERSCALAR PROCESSORS

#### INTRODUCTION

- □ The term superscalar, first coined in 1987 [AGER87], refers to a machine that is designed to improve the performance of the execution of scalar instructions.
- A superscalar implementation of a processor architecture is one in which common instructions—integer and floating-point arithmetic, loads, stores, and conditional branches—can be initiated simultaneously and executed independently.
- The simplified instruction set architecture of a RISC machine lends itself readily to superscalar techniques, the superscalar approach can be used on either a RISC or CISC architecture.

#### INTRODUC



(a) Scalar organization



(b) Superscalar organization

#### Superscalar versus Superpipelined

Superpipelining exploits the fact that many pipeline stages perform tasks that require less than half a clock cycle. Thus, a doubled internal clock speed allows the performance of two tasks in one external clock cycle.

# Superscalar versus Superpik



#### Constraints

The fundamental limitations to par

- □ True data dependency;
- Procedural dependency;
- □ Resource conflicts;
- Output dependency;
- Antidependency.







# Design Issues - Instruction-Level Parallelism and Machine Parallelism

Instruction-level parallelism exists when instructions in a sequence are independent and thus can be executed in parallel by overlapping.

```
Load R1 \leftarrow R2 Add R3 \leftarrow R3, "1"
Add R3 \leftarrow R3, "1" Add R4 \leftarrow R3, R2
Add R4 \leftarrow R4, R2 Store [R4] \leftarrow R0
```

- Machine parallelism is a measure of the ability of the processor to take advantage of instruction-level parallelism.
- Machine parallelism is determined by the number of instructions that can be fetched and executed at the same time (the number of parallel pipelines) and by the speed and sophistication of the mechanisms that the processor uses to find independent instructions.

- The term instruction issue to refer to the process of initiating instruction execution in the processor's functional units and the term instruction issue policy to refer to the protocol used to issue instructions.
- □ The processor is trying to look ahead of the current point of execution to locate instructions that can be brought into the pipeline and executed.
- We can group superscalar instruction issue policies into the following categories:
  - In-order issue with in-order completion.
  - In-order issue with out-of-order completion.
  - Out-of-order issue with out-of-order completion.

#### IN-ORDER ISSUE WITH IN-ORDER COMPLETION

- □ The simplest instruction issue policy is to issue instructions in the exact order that would be achieved by sequential execution (in-order issue) and to write results in that same order (in-order completion).
- In example, we assume a superscalar pipeline capable of fetching and decoding two instructions at a time, having three separate functional units (e.g., two integer arithmetic and one floating-point arithmetic), and having two instances of the write-back pipeline stage. The example assumes the following constraints on a six-instruction code fragment:
  - □ 11 requires two cycles to execute.
  - □ 13 and 14 conflict for the same functional unit.
  - □ 15 depends on the value produced by 14.
  - □ 15 and 16 conflict for the same functional unit.

- □ IN-ORDER ISS
- The simplest i
   would be ach
   that same ord
- In example, w
   two instruction
   integer arithm
   the write-bac
   a six-instruction
  - □ 11 requires the
  - □ 13 and 14 cor
  - □ 15 depends (
  - 15 and 16 cor

| Decode     |            |  |  |  |  |  |
|------------|------------|--|--|--|--|--|
| I1         | <b>I2</b>  |  |  |  |  |  |
| <b>I3</b>  | <b>I</b> 4 |  |  |  |  |  |
| <b>I3</b>  | <b>I</b> 4 |  |  |  |  |  |
|            | <b>I</b> 4 |  |  |  |  |  |
| <b>I</b> 5 | <b>I</b> 6 |  |  |  |  |  |
|            | <b>I</b> 6 |  |  |  |  |  |
|            |            |  |  |  |  |  |
|            |            |  |  |  |  |  |

| Execute |            |            |  |  |  |  |  |
|---------|------------|------------|--|--|--|--|--|
|         |            |            |  |  |  |  |  |
| I1      | I2         |            |  |  |  |  |  |
| I1      |            |            |  |  |  |  |  |
|         |            | I3         |  |  |  |  |  |
|         |            | <b>I</b> 4 |  |  |  |  |  |
|         | <b>I</b> 5 |            |  |  |  |  |  |
|         | <b>I</b> 6 |            |  |  |  |  |  |
|         |            |            |  |  |  |  |  |

Evocuto

| Write     |  |  |  |  |  |
|-----------|--|--|--|--|--|
|           |  |  |  |  |  |
|           |  |  |  |  |  |
|           |  |  |  |  |  |
| I2        |  |  |  |  |  |
|           |  |  |  |  |  |
| <b>I4</b> |  |  |  |  |  |
|           |  |  |  |  |  |
| <b>I6</b> |  |  |  |  |  |
|           |  |  |  |  |  |

Cycle

(a) In-order issue and in-order completion

#### IN-ORDER ISSUE WITH OUT-OF-ORDER COMPLETION

- Out-of-order completion is used in scalar RISC processors to improve the performance of instructions that require multiple cycles.
- Instruction 12 is allowed to run to completion prior to 11. This allows 13 to be completed earlier, with the net result of a savings of one cycle.
- □ With out-of-order completion, any number of instructions may be in the execution stage at any one time, up to the maximum degree of machine parallelism across all functional units.
- Instruction issuing is stalled by a resource conflict, a data dependency, or a procedural dependency.

|                    | Dec                                            | ode        |  | Execute |           |            | _ | $\mathbf{W}_{1}$ | rite      | Cycl e |
|--------------------|------------------------------------------------|------------|--|---------|-----------|------------|---|------------------|-----------|--------|
| CC                 | I1                                             | <b>I2</b>  |  |         |           |            |   |                  |           | 1      |
| p <sub>'</sub>     | <b>I3</b>                                      | <b>I</b> 4 |  | I1      | <b>I2</b> |            |   |                  |           | 2      |
| □ In               |                                                | <b>I</b> 4 |  | I1      |           | I3         |   | <b>I2</b>        |           | 3      |
| tc                 | I5                                             | <b>I</b> 6 |  |         |           | <b>I</b> 4 |   | I1               | <b>I3</b> | 4      |
| □ \( \mathbf{V} \) |                                                | <b>I</b> 6 |  |         | I5        |            |   | I4               |           | 5      |
| th                 |                                                |            |  |         | <b>I6</b> |            | ] | 15               |           | 6      |
| m                  |                                                |            |  |         |           |            | 1 | <b>I</b> 6       |           | 7      |
| □ In               |                                                |            |  |         | •         |            | • |                  |           |        |
| Ol                 | (b) In-order issue and out-of-order completion |            |  |         |           |            |   |                  |           |        |

#### Out-of-order Issue With Out-of-order Completion

- With in-order issue, the processor will only decode instructions up to the point of a dependency or conflict. No additional instructions are decoded until the conflict is resolved.
- As a result, the processor cannot look ahead of the point of conflict to subsequent instructions that may be independent of those already in the pipeline and that may be usefully introduced into the pipeline.
- □ To allow out-of-order issue, it is necessary to decouple the decode and execute stages of the pipeline. This is done with a **buffer** referred to as an instruction window.
- With this organization, after a processor has finished decoding an instruction, it is placed in the instruction window. As long as this buffer is not full, the processor can continue to fetch and decode new instructions.
- □ When a functional unit becomes available in the execute stage, an instruction from the instruction window may be issued to the execute stage.

 Out-of-order Issue With Out-of-order Completion: With in-order issue, the Decode Cycle Window Execute Write **I2 I**1 *I1,I2* **I3 I4 I**1 12 15 *I3,I4* **I**1 13 **I2** 16 *I4,I5,I6* 14 **I**1 **I3** 16 *I5* **I5 I4 I6 I5** (c) Out-of-order issue and out-of-order completion

When a functional unit becomes available in the execute stage, an instruction from the instruction window may be issued to the execute stage.

#### **Branch Prediction**

- Any high-performance pipelined machine must address the issue of dealing with branches. The Intel 80486 addressed the problem by fetching both the next sequential instruction after a branch and speculatively fetching the branch target instruction. However, because there are two pipeline stages between prefetch and execution, this strategy incurs a two-cycle delay when the branch gets taken.
- with the advent of RISC machines, the delayed branch strategy was explored. This allows the processor to calculate the result of conditional branch instructions before any unusable instructions have been prefetched. With this method, the processor always executes the single instruction that immediately follows the branch.

# Superscalar Execution



### Superscalar Implementation

Key elements of the processor hardware required for the superscalar approach are

- Instruction fetch strategies that simultaneously fetch multiple instructions, often by predicting the outcomes of, and fetching beyond, conditional branch instructions. These functions require the use of multiple pipeline fetch and decode stages, and branch prediction logic.
- Logic for determining true dependencies involving register values, and mechanisms for communicating these values to where they are needed during execution.
- Mechanisms for initiating, or issuing, multiple instructions in parallel.
- Resources for parallel execution of multiple instructions, including multiple pipelined functional units and memory hierarchies capable of simultaneously servicing multiple memory references.
- Mechanisms for committing the process state in correct order.